Name: TABINA KAMAL Matric No.: 208651

**Assigned Date:** 26 November 2021

# **CONTINUATION FROM LAB 2 [Week 4]**

### **Results and Simulation**

#### • Part 4

The code from Part 3 was modified to turn on and of LED[0] to LED[9] using switches SW[0] to SW[9]. When a switch was turned 'on' the corresponding LED turned on. The circuit was successfully demonstrated.

### • Part 5

A single 7-segment display was controlled using switches SW[0] to SW[6]. Numerical values were displayed by toggling the switches. The input to the 7-segment display is active-LOW. The circuit was successfully demonstrated.

Table 1: Single segment display truth-table

| NUMERICAL<br>VALUE | SW[0] | SW[1] | SW[2] | SW[3] | SW[4] | SW[5] | SW[6] |
|--------------------|-------|-------|-------|-------|-------|-------|-------|
| 0                  | 0     | 0     | 0     | 0     | 0     | 0     | 1     |
| 1                  | 1     | 0     | 0     | 1     | 1     | 1     | 1     |
| 2                  | 0     | 0     | 1     | 0     | 0     | 1     | 0     |
| 3                  | 0     | 0     | 0     | 0     | 1     | 1     | 0     |
| 4                  | 1     | 0     | 0     | 1     | 1     | 0     | 0     |
| 5                  | 0     | 1     | 0     | 0     | 1     | 0     | 0     |
| 6                  | 0     | 1     | 0     | 0     | 0     | 0     | 0     |
| 7                  | 0     | 0     | 0     | 1     | 1     | 1     | 1     |
| 8                  | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 9                  | 0     | 0     | 0     | 0     | 1     | 0     | 0     |



Figure A: Numerical value '3' displayed on a single 7-segment display

Matric No.: 208651

Assigned Date: 26 November 2021

### • Part 6

Four 7-segment displays from HEX[0] to HEX[3] were coded to display CCSE. The circuit was successfully demonstrated.

Figure B: Code for displaying CCSE (from Lab 2 – code modified)



Figure C: 'CCSE' displayed on 7-segment displays HEX[3] to HEX[0].

Name: TABINA KAWAL Matric No.: 208651

**Assigned Date:** 26 November 2021

### LAB 4: SCHEMATIC DESIGN ENTRY (Board Testing)

## 1.0 Objectives

- Creating a schematic design entry using Quartus Prime design software.
- Compiling and testing a simple light circuit and a 1-bit full adder on the FGPA.

### 2.0 Results and Simulation

### A. Schematic Design Entry

The truth table was created from the obtained output on the board. The value 0 represents OFF and 1 represents ON. The inputs are SW[0] and SW[1]. The output is LEDR[0].

| SW[0] / x <sub>1</sub> | SW[1] / x <sub>2</sub> | $\operatorname{LEDR}[0]/f$ |
|------------------------|------------------------|----------------------------|
| 0                      | 0                      | 0                          |
| 0                      | 1                      | 1                          |
| 1                      | 0                      | 1                          |
| 1                      | 1                      | 0                          |

The results obtained from the board testing of the schematic design was the same as that obtained from the Verilog design from Lab 2A.



Figure 1: Schematic Design from Quartus\_Prime\_Schematic.pdf

|   | tatu | From              | То                    | Assignment Name   | Value    | Enabled | Entity | Comment | Tag |
|---|------|-------------------|-----------------------|-------------------|----------|---------|--------|---------|-----|
| 1 | ~    | E                 | in_ x2                | Location          | PIN_AC12 | Yes     |        |         |     |
| 2 | ~    |                   | out f                 | Location          | PIN_V16  | Yes     |        |         |     |
| 3 | ~    | 4                 | in_ x1                | Location          | PIN_AB12 | Yes     |        |         |     |
| 4 |      | < <new>&gt;</new> | < <new>&gt;&gt;</new> | < <new>&gt;</new> |          |         |        |         |     |

Figure 2: Pin Assignments for Schematic Design rom Quartus\_Prime\_Schematic.pdf

Name: TABINA KAMAL Matric No.: 208651

**Assigned Date:** 26 November 2021

## B. Design of 1-bit Full Adder



Figure 3: Schematic Design of 1-bit Full Adder

| t   | tatu     | From            | То                | Assignment Name   | Value    | Enabled | Entity | Comment | Tag |
|-----|----------|-----------------|-------------------|-------------------|----------|---------|--------|---------|-----|
| 1 1 | <b>~</b> |                 | in_ B             | Location          | PIN_AC12 | Yes     |        |         |     |
| 2 1 | <b>*</b> |                 | in_ Cin           | Location          | PIN_AB12 | Yes     |        |         |     |
| 3   | <b>✓</b> |                 | out Cout          | Location          | PIN_W16  | Yes     |        |         |     |
| 4   | <b>*</b> |                 | out SUM           | Location          | PIN_V16  | Yes     |        |         |     |
| 5   | <b>/</b> |                 | in_ A             | Location          | PIN_AF9  | Yes     |        |         |     |
| 6   | <        | <new>&gt;</new> | < <new>&gt;</new> | < <new>&gt;</new> |          |         |        |         |     |

Figure 4: Pin Assignments for 1-bit Full Adder

*Table A: Truth table of 1-bit full adder obtained from the board testing.* 

|           | INPUT     | OUTPUT      |               |                |
|-----------|-----------|-------------|---------------|----------------|
| SW[2] / A | SW[1] / B | SW[0] / Cin | LEDR[0] / Sum | LEDR[1] / Cout |
| 0         | 0         | 0           | 0             | 0              |
| 0         | 0         | 1           | 1             | 0              |
| 0         | 1         | 0           | 1             | 0              |
| 0         | 1         | 1           | 0             | 1              |
| 1         | 0         | 0           | 1             | 0              |
| 1         | 0         | 1           | 0             | 1              |
| 1         | 1         | 0           | 0             | 1              |
| 1         | 1         | 1           | 1             | 1              |

Truth table is the same as that of theoretical truth table of a 1-bit full adder.



Figure 5: Board testing output of 1-bit Full Adder (SW[0]=SW[1]=SW[2]=1 and LED[0]=LED[1]=1)

LOG BOOK [Week 6]

Name: TABINA KAMAL Matric No.: 208651

**Assigned Date:** 26 November 2021

#### 3.0 Discussion

- a) No, it is not practical to test for a higher-bit adder using the LEDs and switches as there is a limited number of them on the board. For example, it would not be possible to implement an 8-bit full adder on the board. It would require 8 switches for each addend, requiring a total of 16 switches (not including the required carry in input) whereas the board only has 10 available switches. An alternate method of testing higher-bit adders would be to test the adder circuits on a breadboard using IC chips instead of an FGPA board.
- b) For the *light* circuit, the schematic design entry is the preferred method rather than the Verilog entry design. The circuit is very simple so the schematic design entry is a very straightforward way to implement the circuit. It is much quicker in terms of design entry time.

### 4.0 Conclusion

The objectives of the experiment were all successfully fulfilled and the circuits were demonstrated.